#### FPGA-based SoC Design

International Master of Science in Electrical Engineering

Prof. Dr. C. Jakob

University of Applied Sciences Darmstadt
h\_da
Faculty of Electrical Engineering and Information Technology
fbeit

# Introduction to SystemVerilog HDL design

#### Today's Agenda

Intended topics for today's session

- What is an HDL and how to learn it?
- Learning by example A first taste: A series of basic combinational and sequential SystemVerilog designs

#### **Appendix**

History of SystemVerilog

## FPGA-based SoC Design

International Master of Science in Electrical Engineering

Prof. Dr. C. Jakob

University of Applied Sciences Darmstadt **h\_da**Faculty of Electrical Engineering and Information Technology **fbeit** 

# Introduction to SystemVerilog HDL design

#### **Objectives**

By the end of this lecture you will be able to ...

- understand the basic structure of a SystemVerilog module
- design simple combinational circuits in SystemVerilog

#### FPGA-based SoC Design

International Master of Science in Electrical Engineering

Prof. Dr. C. Jakob

University of Applied Sciences Darmstadt
h\_da
Faculty of Electrical Engineering and Information Technology
fbeit

# Introduction to SystemVerilog HDL design

#### Recommended Readings

Textbooks, Application Notes, White Papers ...

- Sutherland, S., "RTL Modeling with SystemVerilog for Simulation and Synthesis: Using SystemVerilog for ASIC and FPGA Design", CreateSpace Independent Publishing Platform, 2017
- Spear, C., "SystemVerilog for Verification: A Guide to Learning the Testbench Language Features", Springer, 3rd edition, 2012.

# Introduction to <a href="SystemVerilog HDL">SystemVerilog HDL</a> - Part #1

International Master of Science in Electrical Engineering

#### Prof. Dr. C. Jakob

University of Applied Sciences Darmstadt

h\_da

Faculty of Electrical Engineering and Information Technology

fbeit

h\_da - fbeit - FPGA-based SoC Design

#### What is an HDL?

It is a language used for describing a digital system like a network switch or a microprocessor or a memory or a flipflop

- A Language to describe, simulate, and create hardware (popular examples are VHDL, Verilog or SystemVerilog).
- Despite similar syntax, an HDL cannot be used like typical programming languages
- Express the dimensions of timing and concurrency.
- At Register Transfer Level (RTL), an HDL design describes a hardware structure, not an algorithm.
- At behavioral level, HDL models describe only the behavior of the design with no implied structure.
- Something that you should keep in mind: "If you can't draw it, don't try to code it!"

h\_da - fbeit - FPGA-based SoC Design

#### How to learn an HDL ...

- Learning by doing.
- Learning from mistakes.
- Try to understand what and why something went wrong ... Otherwise nothing has been learned.
- Start designing simple designs, slowly add complexity.
- Start your design on paper ...



h\_da - fbeit - FPGA-based SoC Design

#### SystemVerilog at a glance ...

- SystemVerilog represents a unified hardware design, specification and verification language.
- It provides support for all Verilog constructs (Verilog-2005). In addition, it combines synthesizable constructs from Accelera's language Superlog and Verification constructs from Synopsys OpenVera.
- In general, the feature-set of SystemVerilog (IEEE standard 1800-2012) can be divided into two distinct sections:
  - 1. SystemVerilog for RTL design is an extension of Verilog-2005; all features of that language are available in SystemVerilog.
  - 2. SystemVerilog for verification uses extensive object-oriented programming techniques and is more closely related to Java than Verilog.



h\_da - fbeit - FPGA-based SoC Design

#### SystemVerilog at a glance ...

- It is important to understand that SystemVerilog is both a 'synthesis' and 'simulation/verification' language.
- A certain subset of the language is used for synthesizing a hardware description into dedicated set of logic gates and flip-flops.
- Another subset of the language provides features for simulation and verification purposes. These constructs can not be translated into equivalent hardware structures ...

h\_da

HOCHSCHULE DARMSTADT
UNIVERSITY OF APPLIED SCIENCES

Slide 8

h\_da - fbeit - FPGA-based SoC Design

#### SystemVerilog at a glance ...

- Despite the fact that SystemVerilog syntactically looks like 'C', it is no software programming language.
- This leads to the point that certain construct can be easily misinterpreted.
- It is a good strategy to think of the hardware synthesized that each line of SystemVerilog code will produce.

h\_da
HOCHSCHULE DARMSTADT
UNIVERSITY OF APPLIED SCIENCES
Slide 9

h\_da - fbeit - FPGA-based SoC Design



h\_da - fbeit - FPGA-based SoC Design





AND INFORMATION TECHNOLOGY

Prof. Dr. C. Jakob

h\_da - fbeit - FPGA-based SoC Design

#### What is an HDL?



[SystemVerilog] Source Code Excerpt: sys\_proc.sv



#### fbeit

AND INFORMATION TECHNOLOGY

Prof. Dr. C. Jakob

h\_da - fbeit - FPGA-based SoC Design

#### The Module - The basic building block in SystemVerilog

The module is the basic unit of hierarchy in SystemVerilog.

Module

Modules are used to provide the coarse-grained structure of a design.

Input port

A block of hardware with inputs and outputs ...

port

Module name should match the file name. A file can however contain multiple sub-modules ...



- The module could implement a simple AND gate, a multiplexer or even something complex such as CPU. In addition, a module can be a single element or collection of lower level modules.
- Ports are used to interface the module with the outside. They are either inputs, outputs or bidirectional (tri-state logic).
- In conclusion, modules describe the boundaries of a design unit [module, endmodule], its inputs and outputs [ports] as well how it works [behavioral or RTL code).
- SystemVerilog is able to model a design at different levels of abstraction. A high level express little detail, low levels express much. Boundaries between levels are often not well defined.

fbeit

h\_da
HOCHSCHULE DARMSTADT
UNIVERSITY OF APPLIED SCIENCES
Slide 13

h\_da - fbeit - FPGA-based SoC Design

#### The Module – The basic building block in SystemVerilog

Port or IO

```
section
                                                            1/1
   module mux 2 4bit comb(
      input logic [3:0] d0, d1,
      input logic select,
      output logic [3:0] q
      );
      always comb
          if(select == 1)
            q = d1;
                                    Implementation
          else
                                    section
10.
             a = d0;
11. endmodule
```

[SystemVerilog] Source Code: mux\_2\_4bit\_comb.sv

h\_da - fbeit - FPGA-based SoC Design

### The Module – The basic building block in SystemVerilog

Module name, must be identical
with the file name

1. // ...
2. module full\_adder(
3. input logic d0, d1, cin, output logic q, output logic cout
5. );
6. continuous assignment. another way for describing combinational logic
7. assign q = d0 ^ d1 ^ cin;
8. assign cout = (d0 & d1) | (d0 & cin) | (d1 & cin);
9. 10. endmodule

[SystemVerilog] Source Code: full\_adder.sv logical expression

#### Notes

- SystemVerilog is case sensitive: cin and Cin are not the same
- No names start with numbers

This is a graphical representation of the design netlist after Analysis & Elaboration and netlist extraction, but before Quartus Prime synthesis and fitting optimizations. This RTL netlist is not the final structure of the design, because not all optimizations are included; instead it is the closest possible view to the original RTL design



RTL netlist



FACULTY OF ELECTRICAL ENGINEERIN AND INFORMATION TECHNOLOGY

Prof. Dr. C. Jakob



h da – fbeit - FPGA-based SoC Design

#### Structural and behavioral HDL descriptions

endmodule

Structural description, describes the interconnect and usage of lower-level components

```
module add sub 4bit(
          input logic [3:0] d0, d1, input logic cin,
          output logic [3:0] q, output logic cout
          );
          function logic [4:0] add (input logic [3:0] a, b,
          input logic cin );
             = 0; i < 4; i++) begin
                        a[i] ^ b[i] ^ c; c = (a[i] \& b[i]) | (a[i] \&
Module
                                              |(c & c[i]);
             eı.
                              Behavioral description, describes
             adc
          endfunc
                              the algorithmic behavior of the
                              module rather than its structure
          always comb
             if (operation)
                 {cout, q} = adder(d0, \simd1, 1);
              else
                 \{\text{cout}, q\} = \text{adder}(d0, d1, 0);
    endmodule
```

h\_da - fbeit - FPGA-based SoC Design

#### The Module - The basic building block in SystemVerilog



A hierarchical design has a top level module and lower level ones. Lower level modules are instantiated within the higher level module. Lower level modules are connected together with wires.

h\_da - fbeit - FPGA-based SoC Design

fbeit

FACULTY OF ELECTRICAL ENGINEERING AND INFORMATION TECHNOLOGY

Prof. Dr. C. Jakob

# Top-down and bottom-up design HDL descriptions

| Top-down<br>approach | CPU               | Start here, rewrite behavior into smaller structures until you reach primitive behavior | Bottom-up<br>approach | CPU               |                                                                                                         |
|----------------------|-------------------|-----------------------------------------------------------------------------------------|-----------------------|-------------------|---------------------------------------------------------------------------------------------------------|
| Integer<br>Unit      | Cache             | Register<br>Set                                                                         | Integer<br>Unit       | Cache             | Register<br>Set                                                                                         |
| ALU                  | Barrel<br>Shifter |                                                                                         | ALU                   | Barrel<br>Shifter |                                                                                                         |
| Adder                | Multiplier        |                                                                                         | Adder                 | Multiplier        | Start here, compose structure into larger modules until you reach the intended top-level behavior  h_da |

h\_da - fbeit - FPGA-based SoC Design

# Describing Combinational Logic using SystemVerilog

A series of basic SystemVerilog designs

fbeit

FACULTY OF ELECTRICAL ENGINEERING AND INFORMATION TECHNOLOGY

Prof. Dr. C. Jakob



h\_da - fbeit - FPGA-based SoC Design

#### Simple AND gate - Logical bit-wise operators

```
1. module and_2_lbit(
2. input logic d0, d1,
3. output logic q
4. );
5.
6. // 2-input AND gate
7. assign q = d0 & d1;
8.
9. endmodule
```



[SystemVerilog] Source Code: and 2\_1bit.sv

#### Notes

- The above example shows a so called continuous assignments (assign). These constructs are intended for modelling combinational logic.
- A continuous assignment drives a net similar to how a gate drives a net. The expression on the right hand side can be thought of as a combinatorial circuit that drives the net continuously.

h\_da - fbeit - FPGA-based SoC Design

#### Simple AND gate - Logical bit-wise operators

```
1. module and 2 lbit(
2. input logic d0, d1,
3. output logic q
4. );
5.
6. // 2-input AND gate
7. always_comb
8. q = d0 & d1;
9.
10. endmodule
```



[SystemVerilog] Source Code: and 2\_1bit.sv

#### **Notes**

- An alternative way to model combinational logic is to use the always\_comb construct (in conjunction with blocking assignment operators).
- The always\_comb implicitly creates a complete sensitivity list including all variables and nets that are read in the process (pretty much the same always as @\* construct in Verilog-2001).
- Please note that variables on the LHS of assignments cannot be assigned by other procedural blocks.

h\_da - fbeit - FPGA-based SoC Design

#### Simple XOR gate - Logical bit-wise operators

```
1. module xor_2_1bit(
2. input logic d0, d1,
3. output logic q
4. );
5.
6. // 2-input XOR gate
7. assign q = d0 ^ d1;
8.
9. endmodule
```

[SystemVerilog] Source Code: xor\_2\_1bit.sv

#### Notes 🕒

Bit-wise AND: &Bit-wise OR: |

Bit-wise XOR: ^

Bit-wise NOT: ~

h\_da - fbeit - FPGA-based SoC Design

#### Simple AND gate - Logical bit-wise operators

```
1. module and_2_4bit(
2. input logic [3:0] d0, d1,
3. output logic [3:0] q
4. );
5.
6. // four 2-input AND gates
7. assign q = d0 & d1;
8.
9. endmodule
```

[SystemVerilog] Source Code: and 2 4bit.sv

#### Notes

Bitwise operators perform bit-oriented operations on vectors

Four bit wide vector, little-endian convention



h\_da - fbeit - FPGA-based SoC Design

#### Multi-bit Boolean gates - Logical bit-wise operators

```
1. module or_2_4bit(
2.    input logic [3:0] d0, d1,
3.    output logic [3:0] q
4.    );
5.
6.    // four 2-input OR gates
7.    assign q = d0 | d1;
8.
9. endmodule
```

[SystemVerilog] Source Code: or\_2\_4bit.sv



h\_da - fbeit - FPGA-based SoC Design

## Multi-bit Boolean gates - Logical bit-wise operators

```
1. module nor_2_4bit(
2.    input logic [3:0] d0, d1,
3.    output logic [3:0] q
4.    );
5.
6.    // four 2-input NOR gates
7.    assign q = ~(d0 | d1);
8.
9. endmodule
```

[SystemVerilog] Source Code: nor\_2\_4bit.sv



RTL netlist

h\_da - fbeit - FPGA-based SoC Design

#### Logical operators

```
1. module logical_and_2_4bit(
2.    input logic [3:0] d0, d1,
3.    output logic q
4.    );
5.
6.    assign q = (d0 && d1);
7.
8. endmodule
```

[SystemVerilog] Source Code: logical\_and\_2\_4bit.sv

#### Notes

- Logical operators evaluate to a 1-bit value.
- Operands not equal to zero are equivalent to one.
- Verilog Logical Operators:

```
Logical AND: &&
Logical OR: ||
Logical NOT: !
```

# **IMP**



# **Appendix**

International Master of Science in Electrical Engineering

#### Prof. Dr. C. Jakob

University of Applied Sciences Darmstadt Faculty of Electrical Engineering and Information Technology

fbeit

h\_da - fbeit - FPGA-based SoC Design

#### History of SystemVerilog

- Verilog was developed by Gateway Design Automation as a proprietary language for logic simulation (Verilog-XL simulator) in 1984. The term Verilog is made-up of the two words "verification" and "logic".
- Gateway Design Automation was acquired by Cadence Design Systems in 1989.
- Verilog became an open standard in 1990 when Cadence Design Systems released Verilog to the public domain. The administration of the language was assigned to the Open Verilog International (OVI) organization which was founded in the same year. OVI had the task of taking the language through the IEEE standardization process.
- In 1995, Verilog was adopted as an IEEE standard (IEEE standard 1364-1995, also denoted as Verilog-95).
- A significantly revised version of Verilog-95 became an IEEE standard in 2001 (IEEE standard 1364-2001, also known as Verilog-2001).



h\_da - fbeit - FPGA-based SoC Design

#### History of SystemVerilog contd.

- The Accellera Systems Initiative was founded in 2000 through the unification of Open Verilog International and VHDL International. Accellera was established as an independent, non-profit organization dedicated to create, support, promote, and advance system-level design, modeling, and verification standards.
- In the early 2000s, Accellera started to develop SystemVerilog as an extension of the Verilog IEEE 1364-2001 standard.
- In 2005, SystemVerilog was adopted as an IEEE standard (1800-2005).
- In the same year, a (slightly) modified and extended Version of Verilog-2001 became an IEEE Standard (IEEE 1364-2005).
- In 2009, the SystemVerilog standard (IEEE 1800-2005) was merged with the base Verilog (IEEE 1364-2005) standard, forming IEEE Standard 1800-2009.
- The current version is IEEE standard 1800-2012.

h\_da
HOCHSCHULE DARMSTADT
UNIVERSITY OF APPLIED SCIENCES
Slide 29